PHP WebShell

Текущая директория: /usr/lib/firmware/5.15.0-160-generic/device-tree/microchip

Просмотр файла: sparx5_pcb135_emmc.dtb

�
��P8L�(�L�)microchip,sparx5-pcb135microchip,sparx5+-7Sparx5 PCB135 Reference Board (eMMC enabled)aliases=/axi@600000000/spi@600104000 B/axi@600000000/serial@600100000 J/axi@600000000/serial@600102000chosenRserial0:115200n8cpus+cpu-mapcluster0core0^core1^cpu@0arm,cortex-a53bcpunrspin-table��cpu@1arm,cortex-a53bcpunrspin-table��l2-cache0cache�arm-pmuarm,cortex-a53-pmu��psci
arm,psci-0.2ysmc	�disabledtimerarm,armv8-timer0�

lcpll-clkfixed-clock�˕��clock-controller@61110000cmicrochip,sparx5-dpll��n$�ahb-clkfixed-clock��沀�sys-clkfixed-clock��%@�@�axi@600000000simple-bus+�interrupt-controller@600300000arm,gic-v3�+�<n04  ! " �	�syscon@600000000.microchip,sparx5-cpu-sysconsysconsimple-mfdn��mux-controller	mmio-mux"���
reset-controller@611010008microchip,sparx5-switch-resetn0gcb:G�serial@600100000R\default	ns16550an �jw�	�okayserial@600102000R	\default	ns16550an  �jw�
�okayspi@600104000+microchip,sparx5-spin@@�jw��
�okayspi-flash@0jedec,spi-nor�znspi@0spi-mux�
+nspi-flash@9jedec,spi-nor�zn	timer@600105000snps,dw-apb-timernP��timer�mmc@600800000microchip,dw-sparx5-sdhci�okayn�R\default��core��/�����u�
pinctrl@6110101e0microchip,sparx5-pinctrln��P�"
@����
cs1-pins.GPIO_163sics2-pins.GPIO_173sics3-pins.GPIO_183sisi2-pins.GPIO_39GPIO_40GPIO_413si2sgpio-pins.GPIO_0GPIO_1GPIO_2GPIO_33sg0�sgpio1-pins.GPIO_4GPIO_5GPIO_12GPIO_133sg1�sgpio2-pins .GPIO_30GPIO_31GPIO_32GPIO_333sg2�uart-pins.GPIO_10GPIO_113uart�uart2-pins.GPIO_26GPIO_273uart2�	i2c-pins.GPIO_14GPIO_153twi�i2c2-pins.GPIO_28GPIO_293twi2�emmc-pinsX.GPIO_34GPIO_38GPIO_39GPIO_40GPIO_41GPIO_42GPIO_43GPIO_44GPIO_45GPIO_46GPIO_473emmc<�miim1-pins.GPIO_56GPIO_573miim�miim2-pins.GPIO_58GPIO_593miim�miim3-pins.GPIO_52GPIO_533miim�i2cmux-pins-i .GPIO_35GPIO_36GPIO_50GPIO_51
3twi_scl_mK�Si2cmux-0.GPIO_35
3twi_scl_mV�Oi2cmux-1.GPIO_36
3twi_scl_mV�Pi2cmux-2.GPIO_50
3twi_scl_mV�Qi2cmux-3.GPIO_51
3twi_scl_mV�Rgpio@61101036c+microchip,sparx5-sgpio	�disabled�R\defaultbiswitchnlgpio@0microchip,sparx5-sgpio-banknu`���gpio@1microchip,sparx5-sgpio-banknu`gpio@611010484+microchip,sparx5-sgpio�okay�R\defaultbiswitchn�|gpio@0microchip,sparx5-sgpio-banknu@���gpio@1microchip,sparx5-sgpio-banknu@�Zgpio@61101059c+microchip,sparx5-sgpio�okay�R\defaultbiswitchn�|gpio@0nmicrochip,sparx5-sgpio-banku`����Vgpio@1microchip,sparx5-sgpio-banknu`�Ui2c@600101000snps,designware-i2c�okayR\defaultn+��,�����Ni2c@600103000snps,designware-i2c	�disabledR\defaultn0+��,����tmon@610508110microchip,sparx5-tempnP���mdio@6110102b0mscc,ocelot-miim�ok+n�$ethernet-phy@0n�ethernet-phy@1n�ethernet-phy@2n�ethernet-phy@3n�ethernet-phy@4n�ethernet-phy@5n�ethernet-phy@6n�ethernet-phy@7n� ethernet-phy@8n�!ethernet-phy@9n	�"ethernet-phy@10n
�#ethernet-phy@11n�$ethernet-phy@12n�%ethernet-phy@13n
�&ethernet-phy@14n�'ethernet-phy@15n�(ethernet-phy@16n�)ethernet-phy@17n�*ethernet-phy@18n�+ethernet-phy@19n�,ethernet-phy@20n�-ethernet-phy@21n�.ethernet-phy@22n�/ethernet-phy@23n�0mdio@6110102d4mscc,ocelot-miim�okR\default+n�$ethernet-phy@24n�1ethernet-phy@25n�2ethernet-phy@26n�3ethernet-phy@27n�4ethernet-phy@28n�5ethernet-phy@29n�6ethernet-phy@30n�7ethernet-phy@31n�8ethernet-phy@32n�9ethernet-phy@33n	�:ethernet-phy@34n
�;ethernet-phy@35n�<ethernet-phy@36n�=ethernet-phy@37n
�>ethernet-phy@38n�?ethernet-phy@39n�@ethernet-phy@40n�Aethernet-phy@41n�Bethernet-phy@42n�Cethernet-phy@43n�Dethernet-phy@44n�Eethernet-phy@45n�Fethernet-phy@46n�Gethernet-phy@47n�Hmdio@6110102f8mscc,ocelot-miim	�disabledR\default+n�$mdio@61101031cmscc,ocelot-miim�okR\default+n$ethernet-phy@64n�Mserdes@10808000microchip,sparx5-serdes��n��]�switch@0x600000000microchip,sparx5-switch$n@@��0cpudevgcb	�xtrfdma�biswitchethernet-ports+port@0n���
�qsgmiiport@1n���
�qsgmiiport@2n���
�qsgmiiport@3n���
�qsgmiiport@4n����qsgmiiport@5n����qsgmiiport@6n����qsgmiiport@7n���� qsgmiiport@8n����!qsgmiiport@9n	����"qsgmiiport@10n
����#qsgmiiport@11n����$qsgmiiport@12n����%qsgmiiport@13n
����&qsgmiiport@14n����'qsgmiiport@15n����(qsgmiiport@16n����)qsgmiiport@17n����*qsgmiiport@18n����+qsgmiiport@19n����,qsgmiiport@20n����-qsgmiiport@21n����.qsgmiiport@22n����/qsgmiiport@23n����0qsgmiiport@24n����1qsgmiiport@25n����2qsgmiiport@26n����3qsgmiiport@27n����4qsgmiiport@28n����5qsgmiiport@29n����6qsgmiiport@30n����7qsgmiiport@31n����8qsgmiiport@32n ����9qsgmiiport@33n!����:qsgmiiport@34n"����;qsgmiiport@35n#����<qsgmiiport@36n$����=qsgmiiport@37n%����>qsgmiiport@38n&����?qsgmiiport@39n'����@qsgmiiport@40n(����Aqsgmiiport@41n)����Bqsgmiiport@42n*����Cqsgmiiport@43n+����Dqsgmiiport@44n,����Eqsgmiiport@45n-����Fqsgmiiport@46n.����Gqsgmiiport@47n/����Hqsgmiiport@60n<�a��
10gbase-rIin-band-statusport@61n=�a��
10gbase-rJin-band-statusport@62n>�a��
10gbase-rKin-band-statusport@63n?�a�� 
10gbase-rLin-band-statusport@64n@����Msgmiii2c0-imux@0i2c-mux-pinctrl+N)\i2c_sfp1i2c_sfp2i2c_sfp3i2c_sfp4idleRO"P,Q6R@Si2c_sfp1n+�Ti2c_sfp2n+�Wi2c_sfp3n+�Xi2c_sfp4n+�Ysfp-eth60sff,sfpJTRUcUvV�V�V�Isfp-eth61sff,sfpJWRUcUvV�V�V�Jsfp-eth62sff,sfpJXRUcUvV�V�V�Ksfp-eth63sff,sfpJYRUcUvV�V�V�Lgpio-restart
gpio-restartv
%��leds
gpio-ledsled@0
�eth60:yellowvZ�offled@1�eth60:greenvZ�offled@2
�eth61:yellowvZ�offled@3�eth61:greenvZ�offled@4
�eth62:yellowvZ�offled@5�eth62:greenvZ�offled@6
�eth63:yellowvZ�offled@7�eth63:greenvZ�offmemory@0bmemoryn	compatibleinterrupt-parent#address-cells#size-cellsmodelspi0serial0serial1stdout-pathcpudevice_typeregenable-methodnext-level-cachephandleinterruptsinterrupt-affinitystatus#clock-cellsclock-frequencyclocksranges#interrupt-cellsinterrupt-controller#mux-control-cellsmux-reg-masksreg-names#reset-cellscpu-sysconpinctrl-0pinctrl-namesreg-io-widthreg-shiftnum-csspi-max-frequencymux-controlsclock-namesassigned-clocksassigned-clock-ratesbus-widthnon-removablemicrochip,clock-delaygpio-controller#gpio-cellsgpio-rangespinsfunctiondrive-strengthoutput-lowoutput-highresetsreset-namesngpiosmicrochip,sgpio-port-rangesi2c-sda-hold-time-ns#thermal-sensor-cells#phy-cellsinterrupt-namesmicrochip,bandwidthphysphy-handlephy-modesfpmanagedi2c-parentpinctrl-1pinctrl-2pinctrl-3pinctrl-4i2c-bustx-disable-gpiosrate-select0-gpioslos-gpiosmod-def0-gpiostx-fault-gpiosprioritylabeldefault-state

Выполнить команду


Для локальной разработки. Не используйте в интернете!